廣瀬哲也,中澤勇一朗,”Design of switched-capacitor voltage boost converter for low-voltage and low-power energy harvesting systems”, 電子情報通信学会エレクトロニクスソサイエティ招待論文賞,2022年9月6日.
H. Asano, T. Hirose, T. Miyoshi, K. Tsubaki, T. Ozaki, N. Kuroki, M. Numa, “A Fully Integrated, 1-us Start-Up Time, 32-MHz Relaxation Oscillator for Low-Power Intermittent Systems,” 14th IEEE International NEWCAS conference, Best Student Paper Award, pp.1-4, Vancouver, Canada, Jun. 26-29, 2016.
Utagawa A., Asai T., Hirose T., and Amemiya Y., “An inhibitory neural network circuit exhibiting noise shaping with subthreshold MOS neuron circuits,” The Research Institute of Signal Processing – NSCP’07 Outstanding Student Paper Award, Mar. 2007.
Tovar G.M., Asai T., Hirose T., and Amemiya Y., “Critical temperature sensor based on spiking neuron models: experimental results with discrete MOS circuits,” The Research Institute of Signal Processing – NSCP’07 Student Paper Award, Mar. 2007.
Fukuda S.E., Asai T., Hirose T., and Amemiya Y., “A novel segmentation model for neuromorphic CMOS circuits,” The Research Institute of Signal Processing – NSCP’07 Student Paper Award, Mar. 2007.
上野憲一, 廣瀬哲也, 浅井哲也, 雨宮好仁, “広範囲な活性化エネルギーに対応したCMOS品質劣化モニタセンサ,” 第9回システムLSIワークショップ IEEE Solid-State Circuits Society Japan Chapter 奨励賞, 2005年11月.
Oya T., Asai T., Kagaya R., Hirose T., and Amemiya Y., “Depressing properties of a hardware synapse on a single-layer nanodot array,” The Research Institute of Signal Processing – NSCP’05 Student Paper Award, Mar. 2005.